# Programmable Processors

Course Project B

- Programmable processors also named: 'stored program' processors
- Different tasks can be performed by changing the program.
- Well-known examples: MIPS, ARM, Pentium, PIC, Atmel, AtMega

### **Programmable Processors**



### **Basic Architecture**



Datapath

- Takes data from Data Memory
- Stores it in Register File
- Operates on it in ALU (puts it back into the Register File)
- Can store Register File data back into Data Memory
- Note the dual output Register File

## **Basic Architecture - Datapath**

From F. Vahid's *Digital Design* 



D[9] = D[0] + D[1] - requires a
sequence of four datapath
operations:

LOAD 0: RF[0] = D[0]LOAD 1: RF[1] = D[1]

ADD 2: RF[2] = RF[0] + RF[1]

STORE3: D[9] = RF[2]

Each line here represents one instruction; so it takes four instructions to do this add

From F. Vahid's Digital Design

### **Basic Datapath Operations**

Each operation is an instruction

- Sequence of instructions = program
- Looks cumbersome, but that's the world of programmable processors Decomposing desired computations into processor-supported operations
- Store program in *Instruction* memory
- Control unit reads each instruction and executes it on the datapath
  - PC: Program counter address of current instruction
  - IR: Instruction register current instruction

D = Data Memory Instruction memory 0: RF[0]=D[0] Data memory D 1: RF[1]=D[1] 2: RF[2]=RF[0]+RF[1] 3: D[9]=RF[2] PC IR

RF = Register File

State Machine

Control unit

### **Basic Architecture – Control**

From F. Vahid's Digital Design

Datapath

Register file RF

**ALU** 

#### We will take

- Data memory (RAM): 256 X 16
- Instruction memory (ROM): 128 X 16
- Register file: 16 X 16
- ALU: Two 16-bit inputs, 16-bit output

## The Sizes of Things



### **Basic Architecture - Control**

- Instruction Set List of allowable instructions and their representation in memory
- Each of our instructions is 16 bits long
- Most of them contain some address information
- General form : operation source destination

NOOP instruction - 0000 0000 0000 0000

**STORE** instruction  $-0001 ext{ } ext{r}_3 ext{r}_2 ext{r}_1 ext{r}_0 ext{ } ext{d}_7 ext{d}_6 ext{d}_5 ext{d}_4 ext{d}_3 ext{d}_2 ext{d}_1 ext{d}_0$ 

**LOAD** instruction - 0010  $d_7d_6d_5d_4d_3d_2d_1d_0$   $r_3r_2r_1r_0$ 

ADD instruction - 0011 ra<sub>3</sub>ra<sub>2</sub>ra<sub>1</sub>ra<sub>0</sub> rb<sub>3</sub>rb<sub>2</sub>rb<sub>1</sub>rb<sub>0</sub> rc<sub>3</sub>rc<sub>2</sub>rc<sub>1</sub>rc<sub>0</sub>

SUBTRACT instruction - 0100 ra<sub>3</sub>ra<sub>2</sub>ra<sub>1</sub>ra<sub>0</sub> rb<sub>3</sub>rb<sub>2</sub>rb<sub>1</sub>rb<sub>0</sub> rc<sub>3</sub>rc<sub>2</sub>rc<sub>1</sub>rc<sub>0</sub>

**HALT** instruction - **0101 0000 0000 0000** 

'r's are Register File locations (4 bits each)
'd's are Data Memory locations (8 bits each)

Data memory (RAM): 256 X 16

Register file: 16 X 16

### **Six-Instruction Processor**

#### 0000 0000 0000000

- Always starts with 0000 (and contains nothing but zeros)
- Actually is just 0000 xxxx xxxxxxxx, since the 12 bits following 0000 are ignored.
- NoOp = No Operation
- Just takes up space (or time)
- Does not involve the Datapath
- If your program starts executing a string of 0s, nothing (too) bad will happen.

#### **NOOP Instruction**

- $\bullet$  0001  $r_3r_2r_1r_0 d_7d_6d_5d_4d_3d_2d_1d_0$
- Always starts with 0001
- r<sub>3</sub>r<sub>2</sub>r<sub>1</sub>r<sub>0</sub> is a 4-bit Register File address (source)
- d<sub>7</sub>d<sub>6</sub>d<sub>5</sub>d<sub>4</sub>d<sub>3</sub>d<sub>2</sub>d<sub>1</sub>d<sub>0</sub> is a Data Memory address (destination)
- Moves 16 bits of data from the Register File to Data Memory
- Example: 0001 1111 0010 1001b (or 0x1F29) means "move the data at Register File 0xF (15d) to Data Memory location 0x29 (41d)

### **STORE Instruction**

- $\bullet$  0010  $d_7d_6d_5d_4d_3d_2d_1d_0 r_3r_2r_1r_0$
- Always starts 0010
- d<sub>7</sub>d<sub>6</sub>d<sub>5</sub>d<sub>4</sub>d<sub>3</sub>d<sub>2</sub>d<sub>1</sub>d<sub>0</sub> is a Data Memory address (source) here d implies D memory
- r<sub>3</sub>r<sub>2</sub>r<sub>1</sub>r<sub>0</sub> is a 4-bit Register File address (destination)
- Moves 16 bits of data from Data Memory to the Register File
- Example: 0010 00001010 0111b (or 0x20A7) means "move the data at Data Memory location 0x0A (10d) to Register File 7."

### **LOAD Instruction**

- 0011 ra<sub>3</sub>ra<sub>2</sub>ra<sub>1</sub>ra<sub>0</sub> rb<sub>3</sub>rb<sub>2</sub>rb<sub>1</sub>rb<sub>0</sub> rc<sub>3</sub>rc<sub>2</sub>rc<sub>1</sub>rc<sub>0</sub>
- Always starts with 0011
- ra<sub>3</sub>ra<sub>2</sub>ra<sub>1</sub>ra<sub>0</sub> is a 4-bit Register File address (source for A)
- rb<sub>3</sub>rb<sub>2</sub>rb<sub>1</sub>rb<sub>0</sub> is a 4-bit Register File address (source for B)
- rc<sub>3</sub>rc<sub>2</sub>rc<sub>1</sub>rc<sub>0</sub> is a 4-bit Register File address (destination)
- Adds the 16 bits of A to 16 bits of B, stores the result in C (all these in the Register File)
- Example: 0011 0001 0010 0011b
   (or 0x3123) adds the data at Register File 1 to the data at Register File 2 and stores the result in Register File 3.

#### **ADD Instruction**

- 0100 ra<sub>3</sub>ra<sub>2</sub>ra<sub>1</sub>ra<sub>0</sub> rb<sub>3</sub>rb<sub>2</sub>rb<sub>1</sub>rb<sub>0</sub> rc<sub>3</sub>rc<sub>2</sub>rc<sub>1</sub>rc<sub>0</sub>
- Always starts with 0100
- ra<sub>3</sub>ra<sub>2</sub>ra<sub>1</sub>ra<sub>0</sub> is a 4-bit Register File address (source for A)
- rb<sub>3</sub>rb<sub>2</sub>rb<sub>1</sub>rb<sub>0</sub> is a 4-bit Register File address (source for B)
- rc<sub>3</sub>rc<sub>2</sub>rc<sub>1</sub>rc<sub>0</sub> is a 4-bit Register File address (destination)
- Subtracts the 16 bits of B from the 16 bits of A, stores the result in C (all these in the Register File)
- Example: 0100 0001 0010 0011b
   (or 0x4123) subtracts the data at Register File 2
   from the data at Register File 1 and stores the result in Register File 3.

#### **SUBTRACT** Instruction

- 0101 0000 00000000
- Always starts 0101 and remainder is all 0s
- Actually is 0100 xxxx xxxxxxxxx, since all the bits following 0101 are ignored
- Causes the processor to just stop (hard stop)
- You need to reload it or reset it to get it going again.
- Does not involve the Datapath

### **HALT Instruction**

#### Sample program:

0: RF[0] = D[0]

1: RF[1] = D[1]

2: RF[2] = RF[0] + RF[1]

3: D[9] = RF[2]

4: HALT

Becomes:

LOAD 0 0

LOAD 1 1

ADD 0 1 2

STORE 29

**HALT** 

This is what gets stored in Instruction Memory



or 0010 00000000 0000b

or 0010 00000001 0001b

or 0011 0000 0001 0010b

or 0001 0010 00001001b

or 0101 0000 00000000b

### **First Program**



```
// This is a Verilog description for an 8 x 16 register file
module regfile8x16a
 input [15:0] wrData, // write data
  input [2:0] rdAddrA, // A-side read address
  output [15:0] rdDataA, // A-side read data
  output [15:0] rdDataB ); // B-sdie read data
  logic [15:0] regfile [0:7]; // the registers
  // read the registers
  assign rdDataA = regfile[rdAddrA];
  assign rdDataB = regfile[rdAddrB];
  always @(posedge clk) begin
    if (write) regfile[wrAddr] <= wrData;</pre>
  end
endmodule
```

#### Expand on this idea for Project B

## Suggested Register File Idea

```
// This ALU has eight functions:
                                                                Datapath
     if s == 0 the output is 0
    if s == 1 the output is A + B
    if s == 2 the output is A - B
   if s == 3 the output is A (pass-through) Alu_s0 (function select)
                                                                     16
   if s == 4 the output is A ^{\circ} B
   if s == 5 the output is A | B
   if s == 6 the output is A & B
                                                                      ALU
   if s == 7 the output is A + 1;
// if additional functions added for future expansion
                                                                        16
// you need to expand the selecting signal too
                                                                         Q (Result)
```

```
module ALU( A, B, Sel, Q );
  input [2:0] Sel;    // function select
  input [15:0] A, B;    // input data

  output [15:0] Q; // ALU output (result)
...
```

#### The ALU





#### **Controller State Machine**

### **State Machine Output Definitions**

| Variable   | Meaning                                    |
|------------|--------------------------------------------|
| PC_clr     | Program counter (PC) clear command         |
| PC_ld      | PC register load command                   |
| PC_inc     | PC increment command                       |
| D_addr     | Data memory address (8 bits)               |
| D_wr       | Data memory write enable                   |
| RF_s       | Mux select line                            |
| RF_Ra_addr | Register file A-side read address (4 bits) |
| RF_Rb_addr | Register file B-side read address (4 bits) |
| RF_Wen     | Register file write enable                 |
| RF_W_Addr  | Register file write address (4 bits)       |
| ALU_s      | ALU function select (3 bits)               |

## **State Machine State Outputs**

| State    | Non-Zero Outputs                                                                                                                                |
|----------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| Init     | PC_clr = 1                                                                                                                                      |
| Fetch    | IR_ld = 1                                                                                                                                       |
| Decode   | PC_inc = 1                                                                                                                                      |
| Load     | D_addr = IR[11:4], RF_s = 1, RF_A_addr = IR[3:0], RF_Wen = 1                                                                                    |
| Store    | D_addr = IR[7:0], D_wr = 1, RF_A_addr = IR[11:8]                                                                                                |
| Add, Sub | $RF_A_addr = IR[11:8]$ , $RF_B_addr = IR[7:4]$ , $RFWAddr = IR[3:0]$ , $RF_Wen = 1$ , $ALU_s = alu function (1 for Add or 2 for Sub), RF_s = 0$ |
| Halt     |                                                                                                                                                 |

- It is recommended to use the combinational loop/sequential loop version.
- Give all your states names using localparams or enums.
- Initialize all outputs to zero at the top of the combinational loop (so that each state has to set only non-zero outputs).
- Set the non-zero outputs in the appropriate state case.
- Sequential part should just check for reset and set state = next state (that's <u>all</u>).

#### **State Machine Considerations**



### **Processor Module Layout**

- Write a module (lowest level).
- TEST IT!
- Repeat until you have written all low-level modules.
- Is your state machine recognized as such by Quartus?
- Write the modules next level up (Control Unit, Datapath).
- TEST THESE!
- Write the Processor by instantiating Control Unit module and Datapath module and wiring them together.
- At this point you should be able to test your entire processor in ModelSim.
- Final test for the Processor is running the program and inspecting Data Memory to make sure the correct value is stored there in the correct location.
- NOTE: You can do your unit testing on the DE2 or you can use ModelSim –
   It's probably better to test with ModelSim because you can more easily debug in this environment.

### **Procedure**